2008 to 2000 OwnerReynolds Adhesives Cleveland, OH 2002 to 2008 Territory ManagerSpiral of Ohio Cleveland, OH 2001 to 2002 Vice President of SalesH.B. Fuller Company Cleveland, OH 1987 to 2001 Territory ManagerH.B. Fuller Company Saint Paul, MN 1981 to 2001 Territory ManagerH.B. Fuller Company Detroit, MI 1983 to 1987 Territory ManagerH.B. Fuller Company Houston, TX 1981 to 1983 Sales Manager
Education:
Baldwin - Wallace College Berea, OH 1997 MBA in ExecutiveTexas A&M College Station, TX 1981 BBA in Management
Jan 2013 to 2000 Manager's AssistantEnterprise Rent A Car
Jun 2012 to 2000 Sales and Marketing InternDave Tough Productions Nashville, TN Aug 2011 to Dec 2011 Business Music InternWalgreens Nashville, TN Apr 2011 to Aug 2011 Photo Department Customer ServiceA T and T Inc. Business Solutions Houston, TX Jun 2010 to Aug 2010 Manager InternLimited Brands- Victoria's Secret Sugar Land, TX Jul 2009 to Jan 2010 Stocker/Shipping & Receiving/Customer ServiceSkechers, USA Houston, TX Jul 2007 to Aug 2009 Customer Service
Education:
Belmont University Nashville, TN 2010 to 2012 BA in BusinessSouthern University Baton Rouge, LA Aug 2008 to Jun 2010
Skills:
Mac and PC Proficient: Microsoft Windows 7 & 10: Excel, Outlook, Power Point, Word, Touch Screen Portals,
Bankruptcy Administrative/Government Bankruptcy - Personal Family Law - Child Support/Visitation Family Law - Paternity Traffic Violations Real Estate - Foreclosures
Business/Corporations Taxation Criminal Estate Planning/Probate/Wills Litigation Torts/Personal Injury/Property Damage Administrative Law Constitutional/Civil Rights Criminal Dwi Law Medical Malpractice Trial Practice Personal Injury Personal Injury
A digital logic circuit, such as a FIFO memory, includes pointers, or indicators, generated in two clock domains, between which information is transferred, to indicate a location in the digital logic circuit for transferring the information into or out of the digital logic circuit within either clock domain. Each pointer is encoded with a â2-hotâ encoded value within one of the clock domains. The 2-hot encoded value of each pointer is sent to the other clock domain to synchronize the pointer to the other clock domain as well as to its original clock domain. Within each clock domain, the pointer generated therein and the pointer received from the other clock domain are used to determine whether the information can be transferred into or out of the digital logic circuit.
Russell B. Stuber - Boulder CO Robert W. Moss - Longmont CO David O. Sluiter - Superior CO
Assignee:
LSI Logic Corporation - Milpitas CA
International Classification:
G06F 1338
US Classification:
710107, 710108, 710110, 710112, 710 57
Abstract:
A slave device includes a queue that receives commands or data from a master device for execution on a first-in, first-out basis. A status register is responsive to the queue to provide a STATUS_FULL signal when the queue is full of commands and a STATUS_EMPTY signal when the queue is empty. A configuration register provides a DEBUG signal identifying a maintenance status of the slave device. A bus control provides a QUEUE_FULL signal in response to either (1) the STATUS_FULL signal or (2) the DEBUG signal and not the STATUS_EMPTY signal to split further commands or stall the data bus.
Dynamic Command Buffer For A Slave Device On A Data Bus
Russell B. Stuber - Boulder CO, US Robert W. Moss - Longmont CO, US
Assignee:
LSI Logic Corporation - Milpitas CA
International Classification:
G06F013/00 G06F013/14 G06F013/28 G06F013/42
US Classification:
710110, 710 35, 710106, 711167
Abstract:
A slave device includes a command FIFO that stores commands for a device controller on a first-in, first-out basis to execute a read or write transaction. Commands are received from the data bus by an input register which supplies write commands to a dynamic stage register. A multiplexer couples the dynamic stage register and the input register to the command FIFO so that only the initial command of a single or multi-beat write burst is written to the command FIFO from the dynamic stage register. Consequently, separate write commands are not stored for each data beat, resulting in minimal areal size for the integrated circuit chip containing the command FIFO. Instead, a counter counts the number of beats in the multi-beat burst, so that when the last beat is received, the initial command and the beat count are supplied to the command FIFO. The device controller calculates the starting address of each subsequent data beat based on the prior beat address and the size of the data beat, to a limit established by the beat count. Non-queued read commands are transferred by the multiplexer directly from the input register to the command FIFO so that latency is not added to the processing of read commands.
Apparatus For Flushing Slave Transactions From Resetting Masters Of A Data Bus
Russell B. Stuber - Boulder CO, US Robert W. Moss - Longmont CO, US Alan R. Gilchrist - Danville CA, US
Assignee:
LSI Logic Corporation - Milpitas CA
International Classification:
G06F013/42
US Classification:
710110, 710 35, 709208
Abstract:
When a master device resets, flush commands are issued to a flush master register in the slave devices. A comparator compares the identification of the master device associated with the flush command to an identification of the master device associated with data for return by the slave device. A gate is responsive to the comparator to flush data from the data register that are pending for return.
Apparatus For Arbitrating Non-Queued Split Master Devices On A Data Bus
A slave device on a data bus has a register that stores a non-queued split master vector containing bits identifying whether a transaction with corresponding master devices have been split. An input gate is responsive to the status of the slave device and to receipt of a command from a master device when the slave device status is busy to set a bit in the non-queued split master vector identifying that the transaction with the corresponding master device is split. An output gate is responsive to a not busy status of the slave device to output the non-queued split master vector to the arbiter to re-arbitrate use of the data bus among the previously-split non-queued master devices.
David O. Sluiter - Superior CO, US Robert W. Moss - Longmont CO, US Mark J. Kwong - Santa Clara CA, US Peter Korger - Frederick CO, US Christopher M. Giles - Lafayette CO, US
Assignee:
LSI Logic Corporation - Milpitas CA
International Classification:
G11B 20/20 G06F 11/00
US Classification:
714700, 714744
Abstract:
An apparatus including a plurality of first base circuits, a plurality of second base circuits, a first test circuit, a second test circuit, and a test path. The plurality of first base circuits may be coupled to the plurality of second base circuits via one or more base circuit paths on a layout. The first test circuit may be disposed in a first distal location of the layout. The second test circuit may be disposed in a second distal location of the layout. The test path may be configured to (i) couple the first test circuit to the second test circuit and (ii) generate a test time delay from the first test circuit to the second test circuit incrementally longer than a maximum time delay generated by any of the base circuit paths.
Russell B. Stuber - Boulder CO, US Robert W. Moss - Longmont CO, US
Assignee:
LSI Logic Corporation - Milpitas CA
International Classification:
G06F 13/00
US Classification:
710110, 710113, 710118, 710240
Abstract:
A data bus transfers data between at least one slave device and a plurality of master devices, and an arbiter grants access to each of the master devices. The slave device includes look-ahead apparatus that includes staging register for staging an identification of a master device and a decoder for comparing a staged identification to an identification of a command from the bus. The look-ahead apparatus issues split releases of a next master device while the slave device returns data associated with a prior command.
Lorne A. Davis - Houston TX Timothy J. Hart - Houston TX Robert M. Moss - Houston TX Gregory P. Pepin - Sugarland TX
Assignee:
Texaco Inc. - White Plains NY
International Classification:
G01N 2306
US Classification:
250255
Abstract:
An earthen core analyzer includes a test cell which contains an earthen core. A tomographic system is used for testing the earthen core and provides signals corresponding to the tests. While the earthen core is being tested, a fluid is provided to the earthen core as part of the testing. The signals from the tomographic system are used to determine a porosity of the earthen core.
Orthopedic & Surgical Health Center 525 Plz Dr STE 204, Santa Maria, CA 93454 805 925-3030 (phone), 805 614-2035 (fax)
Education:
Medical School Universidad Autu00F3noma de Guadalajara, Guadalajara, Jalisco, Mexico Graduated: 1980
Procedures:
Hemorrhoid Procedures Hernia Repair Laparoscopic Gallbladder Removal Small Bowel Resection
Conditions:
Abdominal Hernia Cholelethiasis or Cholecystitis Hemorrhoids Inguinal Hernia Malignant Neoplasm of Colon
Languages:
English Spanish
Description:
Dr. Moss graduated from the Universidad Autu00F3noma de Guadalajara, Guadalajara, Jalisco, Mexico in 1980. He works in Santa Maria, CA and specializes in General Surgery and Vascular Surgery. Dr. Moss is affiliated with Marian Regional Medical Center.
Robert A Moss MD Inc 11100 Warner Ave STE 200, Fountain Valley, CA 92708 714 641-1128 (phone), 714 540-7610 (fax)
Education:
Medical School Tufts University School of Medicine Graduated: 1973
Procedures:
Chemotherapy
Conditions:
Hodgkin's Lymphoma Leukemia Liver Cancer Lung Cancer Malignant Neoplasm of Colon
Languages:
English Spanish
Description:
Dr. Moss graduated from the Tufts University School of Medicine in 1973. He works in Fountain Valley, CA and specializes in Hematology and Hematology/Oncology. Dr. Moss is affiliated with Fountain Valley Regional Hospital & Medical Center, Hoag Memorial Hospital Presbyterian and Orange Coast Memorial Medical Center.
Dr. Moss graduated from the Universidad Autu00F3noma de Guadalajara, Guadalajara, Jalisco, Mexico in 1983. He works in Reisterstown, MD and specializes in Internal Medicine.
Advocate Medical Group 1775 Ballard Rd, Park Ridge, IL 60068 847 318-2500 (phone), 847 318-2966 (fax)
Education:
Medical School University of Illinois, Chicago College of Medicine Graduated: 1978
Procedures:
Electrocardiogram (EKG or ECG) Vaccine Administration
Languages:
English
Description:
Dr. Moss graduated from the University of Illinois, Chicago College of Medicine in 1978. He works in Park Ridge, IL and specializes in Internal Medicine - Geriatrics. Dr. Moss is affiliated with Advocate Lutheran General Hospital.
Robert H Moss - DPM (Doctor of Podiatric Medicine)
Durham University - Mathematics and Physics, Newcastle University - Computing Science
Robert Moss
Education:
Dwyer
Robert Moss
Education:
Menchvile
Robert Moss
Robert Moss
About:
Born in Santa Clara, Utah, of Swiss, German, English, and Scottish ancestry., Have a noble pioneer heritage which I treasure. Moved to Salt Lake Valley in 1982 to be closer to business and our sons. R...
Tagline:
I love life and I love people. I serve in the LDS Draper Temple, and am a hospice Chaplain.
Robert Moss
About:
Im just me.
Robert Moss
Flickr
News
Globe-Trotting Journalist De Borchgrave Dies at Age 88
He then turned to novels, co-writing two with The Economist's Robert Moss. Their first, "The Spike," described fictional Soviet efforts to influence the Western media, while the follow-up "Monimbo" dealt with Cuban-sponsored terrorism and drug dealing.
Date: Feb 16, 2015
Category: U.S.
Source: Google
Ruling lets SC students earn credit for religion classes
The Freedom from Religion Foundation, which litigated the lawsuit on behalf of Robert Moss, Ellen Tillett and their daughter Melissa Moss, who attended Spartanburg High School at the time, plans to ask the full appellate court to review the case, Anne Laurie Gaylor, co-president of the Madison, Wis.