Moshe Gerstenhaber - Newton MA Chau C. Tran - Malden MA Mark Fazio - Winchester MA
Assignee:
Analog Devices, Inc. - Norwood MA
International Classification:
H03F 345
US Classification:
330252, 330257
Abstract:
A current compensation circuit for an amplifier, for example an operational amplifier, having input and output stages coupled at a high-impedance node, compensates for any modulation of current occurring at the high-impedance node. Particularly, the compensation circuit of the present invention reduces the error current at the high-impedance node resulting from a mismatch in beta between PNP and NPN transistors in the output stage, and reduces any error current resulting from the Early voltage effects of transistors in the output stage. In this manner, the present invention serves to substantially isolate the amplifier input stage from the output load, and from any beta mismatch or Early voltage effects in the transistors of the output stage, resulting in greatly improved open-loop gain.
High Gain Amplifier With Current Limited Positive Feedback
Chau C. Tran - Malden MA Adrian Paul Brokaw - Burlington MA
Assignee:
Analog Devices, Inc. - Norwood MA
International Classification:
H03F 345
US Classification:
330252, 330257, 330259, 330260, 330261
Abstract:
A high gain amplifier includes an intermediate gain stage; an output gain stage driven by the intermediate gain stage; an input stage, for driving the intermediate gain stage, which is balanced between positive and negative feedback in normal operation; bias means for driving the input stage to maintain balance between positive and negative feedback in normal operation; and a resistance for limiting the output current of the intermediate stage in response to the input stage being overdriven into positive feedback.
Moshe Gerstenhaber - Newton MA, US Chau C. Tran - Malden MA, US
Assignee:
Analog Devices, Inc. - Norwood MA
International Classification:
H01L023/02 H01I023/48
US Classification:
257678, 257697
Abstract:
A repatterned integrated circuit chip package which balances and/or reduces the package capacitance associated with the gain resistor terminals to reduce the degradation of common mode rejection with frequency.
Chau C. Tran - Malden MA, US A. Paul Brokaw - Tucson AZ, US
Assignee:
Analog Devices, Inc. - Norwood MA
International Classification:
G05F 3/16
US Classification:
323314, 323907
Abstract:
A bandgap voltage regulator is arranged such that, when a desired output voltage is present between its output and common terminals, current densities in a pair of bipolar transistors having unequal emitter areas are maintained in a fixed ratio. The difference in the transistors' base-emitter voltages is across a resistor, which thus conducts a PTAT current. The regulator also generates a CTAT current, and both the PTAT and CTAT currents are made to flow in another resistor, with the resulting voltages added by superposition. The regulator's resistors are sized such that Vis an integral or fractional multiple of V, where Vis the bandgap voltage for the fabrication process used to make the regulator's transistors, such that Vis temperature invariant, to a first order. The resistors are preferably realized using unit resistors having a predetermined resistance, or series and/or parallel combinations of unit resistors.
Multiple Differential Amplifier System And Method For Transconductance Mismatch Compensation
Alasdair G. Alexander - Andover MA, US Chau C. Tran - Malden MA, US
Assignee:
Analog Devices, Inc. - Norwood MA
International Classification:
H03F 3/45
US Classification:
330 69, 330 9
Abstract:
A multiple differential amplifier system and method for transconductance mismatch compensation which in a first phase connects to a differential switched input of a null amplifier, the differential signal input of the main amplifier, inverted, for compensating for offset errors and transconductance mismatches in the null amplifier; and storing in a null storage device connected to an auxiliary input of the null amplifier the output of the null amplifier representing the compensation for the offset error and transconductance mismatch of the null amplifier; and in a second phase connecting the differential switched input of the null amplifier to the differential feedback input of the main amplifier and storing in the main storage device connected to an auxiliary input of the main amplifier the output of the null amplifier representing the compensation for the main amplifier offset error and transconductance mismatch.
Moshe Gerstenhaber - Newton MA, US Chau C. Tran - Malden MA, US
Assignee:
Analog Devices, Inc. - Norwood MA
International Classification:
H01L 23/02
US Classification:
257678, 257697, 257E27016
Abstract:
A repatterned integrated circuit chip package which balances and/or reduces the package capacitance associated with the gain resistor terminals to reduce the degradation of common mode rejection with frequency.
Chau C. Tran - Malden MA, US A. Paul Brokaw - Tucson AZ, US
Assignee:
Analog Devices, Inc. - Norwood MA
International Classification:
G05F 3/16
US Classification:
323315, 323907
Abstract:
A temperature setpoint circuit comprises bipolar transistors Q and Q which receive currents I and I at their respective collectors and are operated at unequal current densities, with a resistance R connected between their bases such that the difference in their base-emitter voltages (ΔV) appears across R. An additional PTAT current I is maintained in a constant ratio to I and I and provided to the collector of Q while Q is off, and is not provided while Q is on. The circuit is arranged such that Q is turned on and conducts a current equal to Ia when:ΔV=(kT/q)ln(NI/Ia), where Ia=I+I, the temperature T at which ΔV=(kT/q)ln(NI/Ia) being the circuit's setpoint temperature, such that the switching of current I provides hysteresis for the setpoint temperature which is approximately constant over temperature.
Moshe Gerstenhaber - Newton MA, US Sandro Herrera - Medford MA, US Chau Cuong Tran - Malden MA, US
Assignee:
Analog Devices, Inc. - Norwood MA
International Classification:
H03L 5/00
US Classification:
327307, 327317, 330 9
Abstract:
A system and method for reducing gain error and distortion in an operational amplifier due to errors in the second or integrator stage. A correction circuit may replicate an error current and insert the current into the signal stream to preempt the induction of an error at the amplifier's input. A capacitor may sample the error voltage at the input of the integrator stage of the amplifier and generate a replica of the error current in the integration capacitor to feed it into the input of the integrator stage. This eliminates any nonlinearity errors created by error currents in the compensation or integration capacitor at the second or integrator stage of the two-stage amplifier. Feeding the error current to the integrator stage may be facilitated with a unity gain buffer and a current mirror.
Sep 2009 to 2000 PhD ResearcherRohm and Haas Spring House, PA Jun 2008 to Dec 2008 Research Engineer InternshipRohm and Haas Newark, DE Apr 2007 to Sep 2007 Chemical Mechanical Polishing Pad Engineer Co-opRohm and Haas Reading, PA Apr 2006 to Sep 2006 Powder Coating Research Assistant Co-op
Education:
Drexel University Philadelphia, PA 2009 to 2014 PhD in Chemical EnigneeringDrexel University Philadelphia, PA Jun 2008 Bachelor of Science in Chemical Engineering
Jun 2014 to 2000 Summer ResearcherRutgers University
Feb 2014 to 2000 Matlab tutorGreen River Community College
Sep 2012 to Jun 2013 Peer MentorPhysics for Engineers Auburn, WA Mar 2013 to May 2013
Education:
Green River Community College Auburn, WA Mar 1977 to Jun 2013 Associate of Science in Chemical Engineering Analysis IRutgers University School of Engineering Piscataway, NJ Bachelor of Science in Chemical Engineering
2014 to 2000 Procurement Agent 4 - Engine ManagementThe Boeing Commercial, Commercial Airplane Group Charleston, SC 2011 to 2014 Business Operations 4 - Project ManagerThe Boeing Company, Commercial Airplane Group Everett, WA 2011 to 2011 Procurement Agent 4 - OperationsThe Boeing Company, Commercial Airplane Group Everett, WA 2008 to 2011 Procurement AgentThe Boeing Company, Commercial Airplane Group Auburn, WA 2005 to 2008 Procurement Agent 2- Contracts & Operations
Education:
Stevens Institute of Technology Hoboken, NJ 2008 Master of Science in ManagementStevens Institute of Technology Hoboken, NJ 2006 Masters in Project ManagementWashington State University Pullman, WA 2005 Bachelor of Arts in Business Administration
Hematology Oncology Medical Group 1010 W Ln Veta Ave STE 200, Orange, CA 92868 714 835-1800 (phone), 714 835-1811 (fax)
Education:
Medical School Ohio University College of Osteopathic Medicine Graduated: 2000
Procedures:
Chemotherapy
Conditions:
Leukemia Liver Cancer Lung Cancer Malignant Neoplasm of Colon Malignant Neoplasm of Female Breast
Languages:
English Italian Korean Spanish
Description:
Dr. Tran graduated from the Ohio University College of Osteopathic Medicine in 2000. She works in Orange, CA and specializes in Hematology/Oncology. Dr. Tran is affiliated with Orange County Global Medical Center and St Joseph Hospital Of Orange.
Holly Park Medical Dntl Clinic Offices and Clinics of Doctors of Medicine
3815 S Othello St Ste 200, Seattle, WA 98118
Chau Tran Owner
Vina Transfer Express Corp Telephone Communications, Except Radiotelephone
1221 S Main St Ste 203, Seattle, WA 98144
Chau Tran Partner
Chau G. Tran National Commercial Banks
247 Sw. 41St Street, Redondo, WA 98054
Chau Tran Owner
Tina's Nails Beauty Shop · Nail Salons
342 Fry St, Everett, MA 02149 617 387-7446
Chau Tran Owner
Viet My Restaurant Mental Health Care · Eating Place
4212 SW 329 Pl, Federal Way, WA 98023 253 952-6545
Chau Tran Owner
Vina Transfer Express Corp Wired Telecommunications Carriers
1221 S Main St STE 203, Seattle, WA 98144 206 323-5777
Chau Minh Tran Owner
Judy Nails Beauty Shop · Nail Salons
6910 Ludlow St, Kirklyn, PA 19082 610 352-6991
Chau B. Tran Owner, Vice-President
Nails by Chau Inc Beauty Shop · Nail Salons
27 S 19 St, Philadelphia, PA 19103 215 567-4788
Googleplus
Chau Tran
Education:
Trung hoc pho thong tran hung dao, University of Paris, Tafe sa, Nhac vien tp hochiminh, Dh cong nghiep tpp hochiminh
Chau Tran
Work:
Viet Value Travel - Marketing online
Education:
Aptech - Programmer, SIM - Business & Economic
About:
Viet Value Travel | Vietnam Travel, Tours, Hotels and Travel Services. From the beginning, Viet Value Travel have been built our own culture service in purpose of giving to travellers the most memoria...
Tagline:
Working as PR and Marketing online for Viet Value Travel that specializing in Vietnam Travel, Tours, Hotels and Travel Services.
Heis listed as the co-owner of the north Edmonton home where seven of the dead were found. Chau Tran, the owner of the VN Express, the restaurant where Lam was found dead, told CBC News on Wednesday that she was his former common-law spouse.
Date: Dec 31, 2014
Category: World
Source: Google
Suspect in Edmonton killings was known to police, had criminal history
Chau Tran is owner of the VN Express restaurant, where Mr. Phu was found dead. Ms. Chaus daughter, Amy, said her mother and Mr. Phu were in a common-law relationship about 20 years ago and remained cordial after their separation.